# Instruções do microprocessador da INTEL 8085

#### Nomenclatura:

|        | Legenda                                                                     |
|--------|-----------------------------------------------------------------------------|
| pr     | Par de registos: HL, BC, DE, SP, PC                                         |
| reg    | Registo: A, B, C, D, E, H, L                                                |
| м      | Posição de memória                                                          |
| addr   | Endereço de 16 bits de uma posição de memória                               |
| х      | O bit do registo de flags é afetado                                         |
| byte   | Constante, ou expressão lógica/aritmética que representa um dado de 8 bits  |
| double | Constante, ou expressão lógica/aritmética que representa um dado de 16 bits |
| []     | Conteúdo do que se encontra dentro de parênteses retos                      |
| [[1]   | Conteúdo do conteúdo do que se encontra dentro de parênteses retos          |
| CS     | Flag de carry                                                               |
| label  | Endereço de uma posição de memória                                          |
| port   | Endereço de um dispositivo I/O                                              |

### Grupo de transferência de dados

| Instrução | Operandos | Statu | Status do registo de flags |   |   | gs | Operação realizada                                                                                    |
|-----------|-----------|-------|----------------------------|---|---|----|-------------------------------------------------------------------------------------------------------|
| msnogdo   | Operandos | CS    | AC                         | Z | S | Р  | - Operação realizada                                                                                  |
| LDAX      | pr        |       |                            |   |   |    | [A] $\leftarrow$ [[pr]]  Load A using implied addressing by BC (pr=B) or DE (pr=D)                    |
| STAX      | pr        |       |                            |   |   |    | [[pr]] ← [A]  Store A using implied addressing by BC (pr=B) or DE (pr=D)                              |
| MOV       | r,M       |       |                            |   |   |    | $[r] \leftarrow [[HL]]$ Load any register using implied addressing by HL                              |
| MOV       | M,r       |       |                            |   |   |    | $[[HL]] \leftarrow [r]$ Store any register using implied addressing by HL                             |
| LDA       | addr      |       |                            |   |   |    | [A] ← [addr]  Load A using direct addressing                                                          |
| STA       | addr      |       |                            |   |   |    | [addr] ← [A]  Store A using direct addressing                                                         |
| LHLD      | addr      |       |                            |   |   |    | [L] ← [addr] and [H] ← [addr+1]  Load H and L registers using direct addressing                       |
| SHLD      | addr      |       |                            |   |   |    | [addr] ← [L] and [addr+1] ← [H]  Store H and L registers using direct addressing                      |
| MOV       | r,r       |       |                            |   |   |    | $[r] \leftarrow [r]$ Move any register to any register                                                |
| XCHG      |           |       |                            |   |   |    | $[D] \leftarrow \rightarrow [H]$ and $[E] \leftarrow \rightarrow [L]$ Exchange DE with HL             |
| SPHL      |           |       |                            |   |   |    | [HL] ← [SP]  Move HL to SP                                                                            |
| LXI       | pr,double |       |                            |   |   |    | $[pr] \leftarrow double$ Load 16 bits immediate data into BC (pr=B), DE (pr=D), HL (pr=H), SP (pr=SP) |
| MVI       | M,byte    |       |                            |   |   |    | [[HL]] ← byte  Load 8 bit immediate data into memory location with implied addressing by HL           |
| MVI       | r,byte    |       |                            |   |   |    | [r] ← byte  Load 8 bit immediate data into any register                                               |

| lu atuu a a a | Operandos | Status do registo de flags |    |   |   |   | Operação realizada                                                                                                                                                                                                                              |
|---------------|-----------|----------------------------|----|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instrução     | Operandos | CS                         | AC | Z | S | Р | Operação realizada                                                                                                                                                                                                                              |
| ADD           | М         | x                          | x  | х | x | x | [A] ← [A] + [[HL]]  Add register A with implied addressing by HL and store the result in register A                                                                                                                                             |
| ADC           | М         | x                          | x  | x | x | x | [A] ← [A] + [[HL]] + [CS]  Add register A with carry with implied addressing by HL and store the result in register A                                                                                                                           |
| SUB           | М         | x                          | x  | x | х | x | [A] ← [A] – [[HL]]  Subtract register A with implied addressing by HL and store the result in register A                                                                                                                                        |
| SBB           | М         | x                          | x  | x | x | x | [A] ← [A] - [[HL]] - [CS]  Subtract register A with carry with implied addressing by HL and store the result in register A                                                                                                                      |
| ANA           | М         | 0                          | 1  | x | х | х | [A] ← [A] AND [[HL]]  AND between register A with implied addressing by HL and store the result in register A                                                                                                                                   |
| XRA           | м         | 0                          | 0  | x | x | x | [A] ← [A] XOR [[HL]]  Exclusive-OR between register A with implied addressing by HL and store the result in register A                                                                                                                          |
| ORA           | М         | 0                          | 0  | x | x | x | [A] ← [A] OR [[HL]]  OR between register A with implied addressing by HL and store the result in register A                                                                                                                                     |
| СМР           | М         | x                          | x  | x | х | x | [A] – [[HL]]  Compare register A with implied addressing by HL  If register A < [[HL]] than the carry flag is set (1)  If register A = [[HL]] than the zero flag is set (1)  If register A > [[HL]] than the carry and zero flags are reset (0) |
| INR           | М         | x                          | x  | х | x | x | [[HL]] ← [[HL]] + 1 Increment memory                                                                                                                                                                                                            |
| DCR           | М         | x                          | x  | x | x | x | [[HL]] ← [[HL]] -1  Decrement memory                                                                                                                                                                                                            |
| ADI           | byte      | x                          | x  | x | x | x | [A] ← [A] + byte  Add register A with 8 bit immediate data and store the result in register A                                                                                                                                                   |
| ACI           | byte      | x                          | x  | x | x | x | [A] ← [A] + byte + [CS]  Add register A with 8 bit immediate data with carry and store the result in register A                                                                                                                                 |
| SUI           | byte      | x                          | х  | x | x | x | [A] ← [A] – byte  Subtract register A with 8 bit immediate data and store the result in register A                                                                                                                                              |

| SBI | byte | x | x | х | x | x | $[A] \leftarrow [A]$ - byte - $[CS]$<br>Subtract register A with 8 bit immediate data with carry and store the result in register A                                                                                                 |
|-----|------|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANI | byte | 0 | 1 | × | x | x | [A] ← [A] AND byte  AND between register A with 8 bit immediate data and store the result in register A                                                                                                                             |
| XRI | byte | 0 | 0 | x | x | x | [A] ← [A] XOR byte  Exclusive-OR between register A with 8 bit immediate data and store the result in register A                                                                                                                    |
| ORI | byte | 0 | 0 | x | x | x | [A] ← [A] OR byte  OR between register A with 8 bit immediate data and store the result in register A                                                                                                                               |
| СРІ | byte | х | x | x | x | x | [A] — byte  Compare register A with 8 bit immediate data  If register A < byte than the carry flag is set (1)  If register A = byte than the zero flag is set (1)  If register A > byte than the carry and zero flags are reset (0) |
| ADD | r    | x | x | x | x | x | $[A] \leftarrow [A] + [r]$ Add register A with any register and store the result in register A                                                                                                                                      |
| ADC | r    | x | x | х | х | x | [A] $\leftarrow$ [A] + [r] + [CS]  Add register A with any register with carry and store the result in register A                                                                                                                   |
| SUB | r    | x | x | x | x | x | [A] ← [A] – [r]  Subtract register A with any register and store the result in register A                                                                                                                                           |
| SBB | r    | х | x | x | x | x | $[A] \leftarrow [A] - [r] - [CS]$ Subtract register A with any register with carry and store the result in register A                                                                                                               |
| ANA | r    | 0 | 1 | x | x | x | [A] ← [A] AND [r]  AND between register A with any register and store the result in register A                                                                                                                                      |
| XRA | r    | 0 | 0 | x | x | x | [A] ← [A] XOR [r]  Exclusive-OR between register A with any register and store the result in register A                                                                                                                             |
| ORA | r    | 0 | 0 | x | x | x | $[A] \leftarrow [A] \ OR \ [r]$ OR between register A with any register and store the result in register A                                                                                                                          |
| СМР | r    | x | x | x | x | x | [A] - [r]  Compare register A with any register  If register A < r than the carry flag is set (1)  If register A = r than the zero flag is set (1)  If register A > r than the carry and zero flags are reset (0)                   |
| INR | r    |   | x | x | x | x | $[r] \leftarrow [r] + 1$ Increment any register                                                                                                                                                                                     |

| DCR | r |   | x | x | x | x | $[r] \leftarrow [r] - 1$ Decrement any register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СМА |   |   |   |   |   |   | $[A] \leftarrow [\bar{A}]$ Complement register A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DAA |   | х | x | × | x | x | The contents of the accumulator are changed from a binary value to two 4-bit binary coded decimal (BCD) digits.  This is the only instruction that uses the auxiliary flag (AC) to perform the binary to BCD conversion, and the conversion procedure is described below.  If the value of the low-order 4-bits in the accumulator is greater than 9 or if AC flag is set (1), the instruction adds 6 to the low-order four bits.  If the value of the high-order 4-bits in the accumulator is greater than 9 or if the Carry flag (CS) is set (1), the instruction adds 6 to the high-order four bits. |
| RLC |   | х |   |   |   |   | Each binary bit of the register accumulator is rotated left by one position.  Bit D7 is placed in the position of D0 as well as in the Carry flag.  The carry flag (CS) is modified according to bit D7.  Carry  Register accumulator  MSB  LSB  x  D7  D6  D5  D4  D3  D2  D1  D0                                                                                                                                                                                                                                                                                                                      |
| RRC |   | x |   |   |   |   | Each binary bit of the register acumulator is rotated right by one position.  Bit D0 is placed in the position of D7 as well as in the Carry flag.  The carry flag (CS) is modified according to bit D0.  Carry  Register acumulator  MSB  LSB  D7—D6—D5—D4—D3—D2—D1—D0                                                                                                                                                                                                                                                                                                                                 |
| RAL |   | х |   |   |   |   | Each binary bit of the register acumulator is rotated left by one position trought the carry flag.  Bit D <sub>7</sub> is placed in the carry flag, and the carry flag is placed in the least significant position D <sub>0</sub> .  The carry flag (CS) is modified according to bit D7.  Register acumulator  MSB  LSB  D7  D6  D5  D4  D3  D2  D1  D0                                                                                                                                                                                                                                                |
| RAR |   | x |   |   |   |   | Each binary bit of the register acumulator is rotated right by one position trought the carry flag.  Bit D <sub>0</sub> is placed in the carry flag, and the carry flag is placed in the least significant position D <sub>7</sub> .  The carry flag (CS) is modified according to bit D0.                                                                                                                                                                                                                                                                                                              |

|     |    |   |  | Register acumulator  MSB  LSB  x  D7  D6  D5  D4  D3  D2  D1  D0                                                                                                                   |
|-----|----|---|--|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAD | pr | х |  | $[HL] \leftarrow [HL] + [pr]$ Add HL to a register pair BC (pr=B), DE (pr=D), HL (pr=H), SP (pr=SP) and store the result in HL                                                     |
| INX | pr |   |  | $[pr] \leftarrow [pr] + 1$ Increment register pair BC (pr=B), DE (pr=D), HL (pr=H), SP (pr=SP) and store the result in a register pair BC (pr=B), DE (pr=D), HL (pr=H), SP (pr=SP) |
| DCX | pr |   |  | $[pr] \leftarrow [pr] - 1$ Decrement register pair BC (pr=B), DE (pr=D), HL (pr=H), SP (pr=SP) and store the result in a register pair BC (pr=B), DE (pr=D), HL (pr=H), SP (pr=SP) |

### Grupo de controlo e de salto

| Instrução | Operandos | Statu | ıs do re | gisto | de fla | gs | Operação realizada                                                                                                                                              |
|-----------|-----------|-------|----------|-------|--------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |           | CS    | AC       | Z     | S      | Р  |                                                                                                                                                                 |
| JMP       | label     |       |          |       |        |    | [PC] ← label  Jump to instruction at address label                                                                                                              |
| PCHL      |           |       |          |       |        |    | [PC] ← [HL]  Jump to instruction at address contained in HL                                                                                                     |
| CALL      | label     |       |          |       |        |    | [[SP]] ← [PC] , [PC] ← label, [SP] ← [SP] − 2  Jump to subrotine starting at address label                                                                      |
| СС        | label     |       |          |       |        |    | [[SP]] ← [PC] , [PC] ← label, [SP] ← [SP] − 2  Jump to subrotine starting at address label if the carry flag (CS) equal to 1                                    |
| CNC       | label     |       |          |       |        |    | [[SP]] $\leftarrow$ [PC] , [PC] $\leftarrow$ label, [SP] $\leftarrow$ [SP] $-$ 2  Jump to subrotine starting at address label if the carry flag (CS) equal to 0 |
| CZ        | label     |       |          |       |        |    | [[SP]] ← [PC] , [PC] ← label, [SP] ← [SP] − 2  Jump to subrotine starting at address label if the zero flag (Z) equal to 1                                      |
| CNZ       | label     |       |          |       |        |    | [[SP]] $\leftarrow$ [PC] , [PC] $\leftarrow$ label, [SP] $\leftarrow$ [SP] $-$ 2  Jump to subrotine starting at address label if the zero flag (Z) equal to 0   |
| СР        | label     |       |          |       |        |    | [[SP]] $\leftarrow$ [PC] , [PC] $\leftarrow$ label, [SP] $\leftarrow$ [SP] $-$ 2  Jump to subrotine starting at address label if the sign flag (S) equal to 0   |

| СМ  | label |  | [[SP]] $\leftarrow$ [PC] , [PC] $\leftarrow$ label, [SP] $\leftarrow$ [SP] $-$ 2  Jump to subrotine starting at address label if the sign flag (S) equal to 1   |
|-----|-------|--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СРЕ | label |  | [[SP]] $\leftarrow$ [PC] , [PC] $\leftarrow$ label, [SP] $\leftarrow$ [SP] $-$ 2  Jump to subrotine starting at address label if the parity flag (P) equal to 1 |
| СРО | label |  | [[SP]] $\leftarrow$ [PC] , [PC] $\leftarrow$ label, [SP] $\leftarrow$ [SP] $-$ 2  Jump to subrotine starting at address label if the parity flag (P) equal to 0 |
| RET |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$ Return from subrotine                                                                                     |
| RC  |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the carry flag (CS) equal to 1                                                |
| RNC |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the carry flag (CS) equal to 0                                                |
| RZ  |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the zero flag (Z) equal to 1                                                  |
| RNZ |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the zero flag (Z) equal to 0                                                  |
| RM  |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the sign flag (S) equal to 0                                                  |
| RP  |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the sign flag (S) equal to 1                                                  |
| RPE |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the parity flag (P) equal to 1                                                |
| RPO |       |  | $[PC] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Return from subrotine if the parity flag (P) equal to 0                                                |
| JC  | label |  | [PC] ← label  Jump to instruction at address label if the carry flag (CS) equal to 1                                                                            |
| JNC | label |  | [PC] ← label  Jump to instruction at address label if the carry flag (CS) equal to 0                                                                            |
| JZ  | label |  | [PC] ← label  Jump to instruction at address label if the zero flag (Z) equal to 1                                                                              |
| JNZ | label |  | [PC] ← label  Jump to instruction at address label if the zero flag (Z) equal to 0                                                                              |
| JP  | label |  | [PC] ← label  Jump to instruction at address label if the sign flag (S) equal to 0                                                                              |

| JM  | label |  | [PC] ← label  Jump to instruction at address label if the sign flag (S) equal to 1                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JPE | label |  | [PC] ← label  Jump to instruction at address label if the parity flag (P) equal to 1                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| JPO | label |  | [PC] ← label  Jump to instruction at address label if the parity flag (P) equal to 0                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RST | n     |  | The RST instruction is equivalent to a 1-byte call instruction to one of eight memory locations depending upon the number. The instructions are generally used in conjunction with interrupts and inserted using external hardware. However these can be used as software instructions in a program to transfer program execution to one of the eight locations. The addresses are:  Instruction Restart Address  RST 0 0000H  RST 1 0008H  RST 2 0010H  RST 3 0018H  RST 4 0020H  RST 5 0028H  RST 6 0030H  RST 7 0038H |

## Grupo de controlo do CPU, I/O e da Pilha

| Instrução | Operandos | Statu | Status do registo de flags |   | ıgs | Operação realizada |                                                                                                                                                   |
|-----------|-----------|-------|----------------------------|---|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|           |           | CS    | AC                         | Z | S   | Р                  |                                                                                                                                                   |
| IN        | port      |       |                            |   |     |                    | [A] ← [port] Input to register acumulator (A) from I/O port                                                                                       |
| OUT       | port      |       |                            |   |     |                    | [port] ← [A]  Ouput from register acumulator (A) to I/O port                                                                                      |
| PUSH      | pr        |       |                            |   |     |                    | [[SP]] $\leftarrow$ [pr] , [SP] $\leftarrow$ [SP] $-$ 2<br>Push register pair BC (pr=B), DE (pr =D), H (pr=HL), PSW (pr=PSW) contentes onto stack |
| POP       | pr        |       |                            |   |     |                    | $[pr] \leftarrow [[SP]]$ , $[SP] \leftarrow [SP] + 2$<br>Pop stack into register pair BC (pr=B), DE (pr =D), H (pr=HL), PSW (pr=PSW)              |
| XTHL      |           |       |                            |   |     |                    | [HL] ← [[SP]]  Exchange HL with top of stack                                                                                                      |

| EI  | Enable interrupts following execution of next instruction           |
|-----|---------------------------------------------------------------------|
| DI  | Disable interrupts                                                  |
| SIM | Set interrupt mask                                                  |
| RIM | Read interrupt mask                                                 |
| NOP | [PC] ← [PC] +1 No operation but program counter (PC) is incremented |
| HLT | HALT Stop CPU operation                                             |